

Distributed by:



**[www.Jameco.com](http://www.Jameco.com) ♦ 1-800-831-4242**

The content and copyrights of the attached  
material are the property of its owner.

Jameco Part Number 894219

**CMOS**
**Quad Clocked "D" Latch**

High-Voltage Types (20-Volt Rating)

■ CD4042B types contain four latch circuits, each strobed by a common clock. Complementary buffered outputs are available from each circuit. The impedance of the n- and p-channel output devices is balanced and all outputs are electrically identical.

Information present at the data input is transferred to outputs Q and  $\bar{Q}$  during the CLOCK level which is programmed by the POLARITY input. For POLARITY = 0 the transfer occurs during the 0 CLOCK level and for POLARITY = 1 the transfer occurs during the 1 CLOCK level. The outputs follow the data input providing the CLOCK and POLARITY levels defined above are present. When a CLOCK transition occurs (positive for POLARITY = 0 and negative for POLARITY = 1) the information present at the input during the CLOCK transition is retained at the outputs until an opposite CLOCK transition occurs.

The CD4042B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffixes), 16-lead dual-in-line plastic package (E suffix), 16-lead small-outline packages (D, DR, DT, DW, DWR, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).



| CLOCK | POLARITY | Q     |
|-------|----------|-------|
| 0     | 0        | D     |
|       | 0        | LATCH |
| 1     | 1        | D     |
|       | 1        | LATCH |

Fig. 1 - Logic block diagram and truth table.

**Features:**

- Clock polarity control
- Q and  $\bar{Q}$  outputs
- Common clock
- Low power TTL compatible
- Standardized symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1  $\mu$ A at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- 5-V, 10-V, and 15-V parametric ratings
- Noise margin (over full package temperature range):

1 V at  $V_{DD} = 5$  V  
 2 V at  $V_{DD} = 10$  V  
 2.5 V at  $V_{DD} = 15$  V

- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

# CD4042B Types



TERMINAL ASSIGNMENT

**STATIC ELECTRICAL CHARACTERISTICS**

| CHARAC-<br>TERISTIC                                  | CONDITIONS   |                 |                 | LIMITS AT INDICATED TEMPERATURES (°C) |           |         |         |       | UNITS         |           |         |
|------------------------------------------------------|--------------|-----------------|-----------------|---------------------------------------|-----------|---------|---------|-------|---------------|-----------|---------|
|                                                      | $V_O$<br>(V) | $V_{IN}$<br>(V) | $V_{DD}$<br>(V) | -55                                   | -40       | +85     | +125    | +25   | Min.          | Typ.      | Max.    |
| Quiescent<br>Device<br>Current<br>$I_{DD}$ Max.      | -            | 0.5             | 5               | 1                                     | 1         | 30      | 30      | -     | 0.02          | 1         |         |
|                                                      | -            | 0.10            | 10              | 2                                     | 2         | 60      | 60      | -     | 0.02          | 2         |         |
|                                                      | -            | 0.15            | 15              | 4                                     | 4         | 120     | 120     | -     | 0.02          | 4         |         |
|                                                      | -            | 0.20            | 20              | 20                                    | 20        | 600     | 600     | -     | 0.04          | 20        | $\mu$ A |
| Output Low<br>(Sink)<br>Current,<br>$I_{OL}$ Min.    | 0.4          | 0.5             | 5               | 0.64                                  | 0.61      | 0.42    | 0.36    | 0.51  | 1             | -         |         |
|                                                      | 0.5          | 0.10            | 10              | 1.6                                   | 1.5       | 1.1     | 0.9     | 1.3   | 2.6           | -         |         |
|                                                      | 1.5          | 0.15            | 15              | 4.2                                   | 4         | 2.8     | 2.4     | 3.4   | 6.8           | -         |         |
|                                                      | 4.6          | 0.5             | 5               | -0.64                                 | -0.61     | -0.42   | -0.36   | -0.51 | -1            | -         |         |
| Output High<br>(Source)<br>Current,<br>$I_{OH}$ Min. | 2.5          | 0.5             | 5               | -2                                    | -1.8      | -1.3    | -1.15   | -1.6  | -3.2          | -         |         |
|                                                      | 9.5          | 0.10            | 10              | -1.6                                  | -1.5      | -1.1    | -0.9    | -1.3  | -2.6          | -         |         |
|                                                      | 13.5         | 0.15            | 15              | -4.2                                  | -4        | -2.8    | -2.4    | -3.4  | -6.8          | -         |         |
|                                                      | -            | -               | -               | -                                     | -         | -       | -       | -     | -             | -         |         |
| Output Volt-<br>age:<br>Low-Level,<br>$V_{OL}$ Max.  | -            | 0.5             | 5               | 0.05                                  |           |         |         | -     | 0             | 0.05      |         |
|                                                      | -            | 0.10            | 10              | 0.05                                  |           |         |         | -     | 0             | 0.05      |         |
|                                                      | -            | 0.15            | 15              | 0.05                                  |           |         |         | -     | 0             | 0.05      | V       |
| Output Volt-<br>age:<br>High-Level,<br>$V_{OH}$ Min. | -            | 0.5             | 5               | 4.95                                  |           |         |         | 4.95  | 5             | -         |         |
|                                                      | -            | 0.10            | 10              | 9.95                                  |           |         |         | 9.95  | 10            | -         |         |
|                                                      | -            | 0.15            | 15              | 14.95                                 |           |         |         | 14.95 | 15            | -         |         |
| Input Low<br>Voltage,<br>$V_{IL}$ Max.               | 0.5, 4.5     | -               | 5               | 1.5                                   |           |         |         | -     | -             | 1.5       |         |
|                                                      | 1.9          | -               | 10              | 3                                     |           |         |         | -     | -             | 3         |         |
|                                                      | 1.5, 13.5    | -               | 15              | 4                                     |           |         |         | -     | -             | 4         |         |
| Input High<br>Voltage,<br>$V_{IH}$ Min.              | 0.5, 4.5     | -               | 5               | 3.5                                   |           |         |         | 3.5   | -             | -         |         |
|                                                      | 1.9          | -               | 10              | 7                                     |           |         |         | 7     | -             | -         |         |
|                                                      | 1.5, 13.5    | -               | 15              | 11                                    |           |         |         | 11    | -             | -         |         |
| Input<br>Current,<br>$I_{IN}$ Max.                   | -            | 0.18            | 18              | $\pm 0.1$                             | $\pm 0.1$ | $\pm 1$ | $\pm 1$ | -     | $\pm 10^{-5}$ | $\pm 0.1$ | $\mu$ A |

## CD4042B Types

### MAXIMUM RATINGS, Absolute-Maximum Values:

#### DC SUPPLY-VOLTAGE RANGE, (V<sub>DD</sub>)

Voltages referenced to V<sub>SS</sub> Terminal ..... -0.5V to +20V

#### INPUT VOLTAGE RANGE, ALL INPUTS

..... -0.5V to V<sub>DD</sub> +0.5V

#### DC INPUT CURRENT, ANY ONE INPUT

..... ±10mA

#### POWER DISSIPATION PER PACKAGE (P<sub>D</sub>)

For T<sub>A</sub> = -55°C to +100°C ..... 500mW

For T<sub>A</sub> = +100°C to +125°C ..... Derate Linearity at 12mW/°C to 200mW

#### DEVICE DISSIPATION PER OUTPUT TRANSISTOR

FOR T<sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) ..... 100mW

OPERATING-TEMPERATURE RANGE (T<sub>A</sub>) ..... -55°C to +125°C

STORAGE TEMPERATURE RANGE (T<sub>stg</sub>) ..... -65°C to +150°C

#### LEAD TEMPERATURE (DURING SOLDERING):

At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max ..... +265°C



**RECOMMENDED OPERATING CONDITIONS** at T<sub>A</sub> = 25°C, Except as Noted.  
For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                  | V <sub>DD</sub><br>(V) | LIMITS                              |      | UNITS |
|---------------------------------------------------------------------------------|------------------------|-------------------------------------|------|-------|
|                                                                                 |                        | Min.                                | Max. |       |
| Supply-Voltage Range<br>(For T <sub>A</sub> =Full Package<br>Temperature Range) | —                      | 3                                   | 18   | V     |
| Clock Pulse Width, t <sub>W</sub>                                               | 5                      | 200                                 | —    |       |
|                                                                                 | 10                     | 100                                 | —    | ns    |
|                                                                                 | 15                     | 60                                  | —    |       |
| Setup Time, t <sub>S</sub>                                                      | 5                      | 50                                  | —    |       |
|                                                                                 | 10                     | 30                                  | —    | ns    |
|                                                                                 | 15                     | 25                                  | —    |       |
| Hold Time, t <sub>H</sub>                                                       | 5                      | 120                                 | —    |       |
|                                                                                 | 10                     | 60                                  | —    | ns    |
|                                                                                 | 15                     | 50                                  | —    |       |
| Clock Rise or Fall<br>Time: t <sub>r</sub> , t <sub>f</sub>                     | 5,10<br>15             | Not rise or fall<br>time sensitive. |      | μs    |



## CD4042B Types

DYNAMIC ELECTRICAL CHARACTERISTICS at  $T_A = 25^\circ\text{C}$ ; Input  $t_r, t_f = 20\text{ ns}$ ,  $C_L = 50\text{ pF}$ ,  $R_L = 200\text{ k}\Omega$

| CHARACTERISTIC                                                           | V <sub>DD</sub><br>(V) | LIMITS                           |      | UNITS |
|--------------------------------------------------------------------------|------------------------|----------------------------------|------|-------|
|                                                                          |                        | Typ.                             | Max. |       |
| Propagation Delay Time: $t_{\text{PHL}}, t_{\text{PLH}}$<br>Data In to Q | 5                      | 110                              | 220  | ns    |
|                                                                          | 10                     | 55                               | 110  |       |
|                                                                          | 15                     | 40                               | 80   |       |
| Data In to $\bar{Q}$                                                     | 5                      | 150                              | 300  | ns    |
|                                                                          | 10                     | 75                               | 150  |       |
|                                                                          | 15                     | 50                               | 100  |       |
| Clock to Q                                                               | 5                      | 225                              | 450  | ns    |
|                                                                          | 10                     | 100                              | 200  |       |
|                                                                          | 15                     | 80                               | 160  |       |
| Clock to $\bar{Q}$                                                       | 5                      | 250                              | 500  | ns    |
|                                                                          | 10                     | 115                              | 230  |       |
|                                                                          | 15                     | 90                               | 180  |       |
| Transition Time: $t_{\text{THL}}, t_{\text{TLH}}$                        | 5                      | 100                              | 200  | ns    |
|                                                                          | 10                     | 50                               | 100  |       |
|                                                                          | 15                     | 40                               | 80   |       |
| Minimum Clock Pulse Width, $t_W$                                         | 5                      | 100                              | 200  | ns    |
|                                                                          | 10                     | 50                               | 100  |       |
|                                                                          | 15                     | 30                               | 60   |       |
| Minimum Hold Time, $t_H$                                                 | 5                      | 60                               | 120  | ns    |
|                                                                          | 10                     | 30                               | 60   |       |
|                                                                          | 15                     | 25                               | 50   |       |
| Minimum Setup Time, $t_S$                                                | 5                      | 0                                | 50   | ns    |
|                                                                          | 10                     | 0                                | 30   |       |
|                                                                          | 15                     | 0                                | 25   |       |
| Clock Input Rise or Fall Time: $t_r, t_f$                                | 5, 10<br>15            | Not rise or fall time sensitive. |      | μs    |
| Input Capacitance, $C_{IN}$<br>Polarity Input                            | —                      | 5                                | 7.5  | pF    |
|                                                                          | —                      | 7.5                              | 15   | pF    |



Fig. 8 – Typical propagation delay time vs. load capacitance—clock to Q. 92CS-27637



Fig. 9 – Typical propagation delay time vs. load capacitance—clock to  $\bar{Q}$ . 92CS-27638



NOTES:  
1. FOR POSITIVE CLOCK EDGE, INPUT DATA IS LATCHED WHEN POLARITY IS LOW.  
2. FOR NEGATIVE CLOCK EDGE, INPUT DATA IS LATCHED WHEN POLARITY IS HIGH.

92CS-27630

Fig. 12 – Dynamic test parameters.



Fig. 10 – Typical power dissipation vs. frequency. 92CS-3093IRI



Fig. 11 – Typical transition time vs. load capacitance. 92CS-2432Z



Fig. 13 – Quiescent device current test circuit. 92CS-2740IRI



Fig. 14 – Input voltage test circuit. 92CS-2744IRI

## CD4042B Types



Fig. 15 - Input current test circuit.

### Chip Dimensions and Pad Layout



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).

**PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|
| CD4042BD         | ACTIVE                | SOIC         | D               | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDE4       | ACTIVE                | SOIC         | D               | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDR        | ACTIVE                | SOIC         | D               | 16   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDRE4      | ACTIVE                | SOIC         | D               | 16   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDT        | ACTIVE                | SOIC         | D               | 16   | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDTE4      | ACTIVE                | SOIC         | D               | 16   | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDW        | ACTIVE                | SOIC         | DW              | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDWE4      | ACTIVE                | SOIC         | DW              | 16   | 40          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDWR       | ACTIVE                | SOIC         | DW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BDWRE4     | ACTIVE                | SOIC         | DW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BE         | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| CD4042BEE4       | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| CD4042BF         | ACTIVE                | CDIP         | J               | 16   | 1           | TBD                     | A42 SNPB         | N / A for Pkg Type           |
| CD4042BF3A       | ACTIVE                | CDIP         | J               | 16   | 1           | TBD                     | A42 SNPB         | N / A for Pkg Type           |
| CD4042BM         | OBsolete              | SOIC         | D               | 16   |             | TBD                     | Call TI          | Call TI                      |
| CD4042BNSR       | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BNSRE4     | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BPW        | ACTIVE                | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BPWE4      | ACTIVE                | TSSOP        | PW              | 16   | 90          | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BPWR       | ACTIVE                | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4042BPWRE4     | ACTIVE                | TSSOP        | PW              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

---

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

## D (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



4040047-4/F 07/2004

NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- Falls within JEDEC MS-012 variation AC.

## DW (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- Falls within JEDEC MS-013 variation AA.

## MECHANICAL DATA

NS (R-PDSO-G\*\*)

14-PINS SHOWN

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

4040062/C 03/03

## PW (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>    |                                                    | <b>Applications</b> |                                                                          |
|--------------------|----------------------------------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers         | amplifier.ti.com                                   | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters    | dataconverter.ti.com                               | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP                | dsp.ti.com                                         | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface          | interface.ti.com                                   | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic              | logic.ti.com                                       | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt         | power.ti.com                                       | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers   | microcontroller.ti.com                             | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
| Low Power Wireless | <a href="http://www.ti.com/lpw">www.ti.com/lpw</a> | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                    |                                                    | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                    |                                                    | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated