

SN54F109, SN74F109  
DUAL J- $\bar{K}$  POSITIVE-EDGE-TRIGGERED FLIP-FLOPS  
WITH CLEAR AND PRESET

SDF047A – MARCH 1987 – REVISED OCTOBER 1993

- Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs

### description

These devices contain two independent J- $\bar{K}$  positive-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs regardless of the levels of the other inputs. When  $\overline{\text{PRE}}$  and  $\overline{\text{CLR}}$  are inactive (high), data at the J and  $\bar{K}$  input meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and  $\bar{K}$  inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding  $\bar{K}$  and trying J high. They also can perform as D-type flip-flops if J and  $\bar{K}$  are tied together.

The SN54F109 is characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The SN74F109 is characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

SN54F109 . . . J PACKAGE  
SN74F109 . . . D OR N PACKAGE  
(TOP VIEW)



SN54F109 . . . FK PACKAGE  
(TOP VIEW)



NC – No internal connection

FUNCTION TABLE

| INPUTS                  |                         |     |   |           | OUTPUTS        |                |
|-------------------------|-------------------------|-----|---|-----------|----------------|----------------|
| $\overline{\text{PRE}}$ | $\overline{\text{CLR}}$ | CLK | J | $\bar{K}$ | Q              | $\bar{Q}$      |
| L                       | H                       | X   | X | X         | H              | L              |
| H                       | L                       | X   | X | X         | L              | H              |
| L                       | L                       | X   | X | X         | H <sup>†</sup> | H <sup>†</sup> |
| H                       | H                       | ↑   | L | L         | L              | H              |
| H                       | H                       | ↑   | H | L         | Toggle         |                |
| H                       | H                       | ↑   | L | H         | Q <sub>0</sub> | $\bar{Q}_0$    |
| H                       | H                       | ↑   | H | H         | H              | L              |
| H                       | H                       | L   | X | X         | Q <sub>0</sub> | $\bar{Q}_0$    |

<sup>†</sup> The output levels are not guaranteed to meet the minimum levels for  $V_{OH}$ . Furthermore, this configuration is nonstable; that is, it will not persist when PRE or CLR returns to its inactive (high) level.

# SN54F109, SN74F109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SDFS047A – MARCH 1987 – REVISED OCTOBER 1993

## logic symbol†



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡**

‡ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input voltage ratings may be exceeded provided the input current ratings are observed.

### **recommended operating conditions**

|                 |                                | SN54F109 |     |     | SN74F109 |     |     | UNIT |
|-----------------|--------------------------------|----------|-----|-----|----------|-----|-----|------|
|                 |                                | MIN      | NOM | MAX | MIN      | NOM | MAX |      |
| V <sub>CC</sub> | Supply voltage                 | 4.5      | 5   | 5.5 | 4.5      | 5   | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       |          | 2   |     |          | 2   |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |          |     | 0.8 |          |     | 0.8 | V    |
| I <sub>IK</sub> | Input clamp current            |          |     | -18 |          |     | -18 | mA   |
| I <sub>OH</sub> | High-level output current      |          |     | -1  |          |     | -1  | mA   |
| I <sub>OL</sub> | Low-level output current       |          |     | 20  |          |     | 20  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55      |     | 125 | 0        |     | 70  | °C   |

SN54F109, SN74F109  
**DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS**  
**WITH CLEAR AND PRESET**  
SDFS047A – MARCH 1987 – REVISED OCTOBER 1993

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER           | TEST CONDITIONS                                      | SN54F109                                         |      |      | SN74F109 |      |      | UNIT          |
|---------------------|------------------------------------------------------|--------------------------------------------------|------|------|----------|------|------|---------------|
|                     |                                                      | MIN                                              | TYP† | MAX  | MIN      | TYP† | MAX  |               |
| $V_{IK}$            | $V_{CC} = 4.5 \text{ V}$ , $I_I = -18 \text{ mA}$    |                                                  |      | -1.2 |          |      | -1.2 | V             |
| $V_{OH}$            | $V_{CC} = 4.5 \text{ V}$ , $I_{OH} = -1 \text{ mA}$  | 2.5                                              | 3.4  |      | 2.5      | 3.4  |      | V             |
|                     | $V_{CC} = 4.75 \text{ V}$ , $I_{OH} = -1 \text{ mA}$ |                                                  |      | 2.7  |          |      |      |               |
| $V_{OL}$            | $V_{CC} = 4.5 \text{ V}$ , $I_{OL} = 20 \text{ mA}$  | 0.3                                              | 0.5  |      | 0.3      | 0.5  |      | V             |
| $I_I$               | $V_{CC} = 5.5 \text{ V}$ , $V_I = 7 \text{ V}$       |                                                  |      | 0.1  |          |      | 0.1  | mA            |
| $I_{IH}$            | $V_{CC} = 5.5 \text{ V}$ , $V_I = 2.7 \text{ V}$     |                                                  |      | 20   |          |      | 20   | $\mu\text{A}$ |
| $I_{IL}$            | $J, \bar{K}, \text{CLK}$<br>$\text{PRE or CLR}$      | $V_{CC} = 5.5 \text{ V}$ , $V_I = 0.5 \text{ V}$ |      | -0.6 |          |      | -0.6 | mA            |
|                     |                                                      |                                                  |      | -1.8 |          |      | -1.8 |               |
| $I_{OS}^{\ddagger}$ | $V_{CC} = 5.5 \text{ V}$ , $V_O = 0$                 | -60                                              | -150 | -60  | -150     | -60  | -150 | mA            |
| $I_{CC}$            | $V_{CC} = 5.5 \text{ V}$ , See Note 2                | 11.7                                             | 17   | 11.7 | 17       | 11.7 | 17   | mA            |

† All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

‡ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 2:  $I_{CC}$  is measured with  $J, \bar{K}, \text{CLK}$ , and  $\text{PRE}$  grounded then with  $J, \bar{K}, \text{CLK}$ , and  $\text{CLR}$  grounded.

**timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**

|                             |                                                           | $V_{CC} = 5 \text{ V}$ ,<br>$T_A = 25^\circ\text{C}$             | SN54F109 |      | SN74F109 |      | UNIT |  |
|-----------------------------|-----------------------------------------------------------|------------------------------------------------------------------|----------|------|----------|------|------|--|
|                             |                                                           |                                                                  | 'F74     |      | MIN MAX  |      |      |  |
|                             |                                                           |                                                                  | MIN      | MAX  | MIN      | MAX  |      |  |
| $f_{clock}$ Clock frequency |                                                           | 0 100                                                            |          | 0 70 | 0 90     | 0 90 | MHz  |  |
| $t_w$                       | Pulse duration                                            | CLK high, $\overline{\text{PRE}}$ or $\overline{\text{CLR}}$ low |          | 4    | 4        | 4    | ns   |  |
|                             |                                                           | CLK low                                                          |          | 5    | 5        | 5    |      |  |
| $t_{su}$                    | Setup time, data before $\text{CLK}^\uparrow$             | High                                                             |          | 3    | 3        | 3    | ns   |  |
|                             |                                                           | Low                                                              |          | 3    | 3        | 3    |      |  |
|                             | Setup time, inactive-state before $\text{CLK}^\uparrow\$$ | $\overline{\text{PRE}}$ or $\overline{\text{CLR}}$ to CLK        |          | 2    | 2        | 2    |      |  |
| $t_h$                       | Hold time, data after $\text{CLK}^\uparrow$               | High                                                             |          | 1    | 1        | 1    | ns   |  |
|                             |                                                           | Low                                                              |          | 1    | 1        | 1    |      |  |

§ Inactive-state setup time is also referred to as recovery time.

**switching characteristics (see Note 3)**

| PARAMETER | FROM<br>(INPUT)                                    | TO<br>(OUTPUT)      | $V_{CC} = 5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = 25^\circ\text{C}$ | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^\ddagger$ |     |     | UNIT |     |     |
|-----------|----------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----|
|           |                                                    |                     |                                                                                                         | 'F109                                                                                                                                 |     |     |      |     |     |
|           |                                                    |                     |                                                                                                         | MIN                                                                                                                                   | TYP | MAX | MIN  | MAX |     |
| $f_{max}$ |                                                    |                     | 100                                                                                                     | 150                                                                                                                                   |     |     | 70   | 90  | MHz |
| $t_{PLH}$ | CLK                                                | Q or $\overline{Q}$ | 3                                                                                                       | 4.9                                                                                                                                   | 7   | 3   | 9    | 3   | ns  |
|           |                                                    |                     | 3.6                                                                                                     | 5.8                                                                                                                                   | 8   | 3.6 | 10.5 | 3.6 |     |
| $t_{PHL}$ | $\overline{\text{PRE}}$ or $\overline{\text{CLR}}$ | Q or $\overline{Q}$ | 2.4                                                                                                     | 4.8                                                                                                                                   | 7   | 2.4 | 9    | 2.4 | ns  |
|           |                                                    |                     | 2.7                                                                                                     | 6.6                                                                                                                                   | 9   | 2.7 | 11.5 | 2.7 |     |

† For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 3: Load circuits and waveforms are shown in Section 1.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)            | Samples                 |
|------------------|---------------|--------------|-----------------|------|-------------|----------------------------|-------------------------|----------------------|--------------|------------------------------------|-------------------------|
| 5962-9758001Q2A  | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 5962-9758001Q2A<br>SNJ54F<br>109FK | <a href="#">Samples</a> |
| 5962-9758001QEA  | ACTIVE        | CDIP         | J               | 16   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9758001QE<br>A<br>SNJ54F109J  | <a href="#">Samples</a> |
| 5962-9758001QFA  | ACTIVE        | CFP          | W               | 16   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9758001QF<br>A<br>SNJ54F109W  | <a href="#">Samples</a> |
| JM38510/34102B2A | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | JM38510/<br>34102B2A               | <a href="#">Samples</a> |
| JM38510/34102BEA | ACTIVE        | CDIP         | J               | 16   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | JM38510/<br>34102BEA               | <a href="#">Samples</a> |
| JM38510/34102BFA | ACTIVE        | CFP          | W               | 16   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | JM38510/<br>34102BFA               | <a href="#">Samples</a> |
| M38510/34102B2A  | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | JM38510/<br>34102B2A               | <a href="#">Samples</a> |
| M38510/34102BEA  | ACTIVE        | CDIP         | J               | 16   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | JM38510/<br>34102BEA               | <a href="#">Samples</a> |
| M38510/34102BFA  | ACTIVE        | CFP          | W               | 16   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | JM38510/<br>34102BFA               | <a href="#">Samples</a> |
| SN74F109D        | ACTIVE        | SOIC         | D               | 16   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | F109                               | <a href="#">Samples</a> |
| SN74F109DR       | ACTIVE        | SOIC         | D               | 16   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | F109                               | <a href="#">Samples</a> |
| SN74F109N        | ACTIVE        | PDIP         | N               | 16   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | SN74F109N                          | <a href="#">Samples</a> |
| SNJ54F109FK      | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                        | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 5962-9758001Q2A<br>SNJ54F<br>109FK | <a href="#">Samples</a> |
| SNJ54F109J       | ACTIVE        | CDIP         | J               | 16   | 1           | TBD                        | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9758001QE<br>A<br>SNJ54F109J  | <a href="#">Samples</a> |

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2) | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)           | Samples        |
|------------------|---------------|--------------|-----------------|------|-------------|-----------------|-------------------------|----------------------|--------------|-----------------------------------|----------------|
| SNJ54F109W       | ACTIVE        | CFP          | W               | 16   | 1           | TBD             | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9758001QF<br>A<br>SNJ54F109W | <b>Samples</b> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN54F109, SN74F109 :**



www.ti.com

## PACKAGE OPTION ADDENDUM

24-Aug-2018

- Catalog: [SN74F109](#)

- Military: [SN54F109](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74F109DR | SOIC         | D               | 16   | 2500 | 330.0              | 16.4               | 6.5     | 10.3    | 2.1     | 8.0     | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74F109DR | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

W (R-GDFP-F16)

CERAMIC DUAL FLATPACK



4040180-3/F 04/14

NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL-STD 1835 GDFP2-F16

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



FK (S-CQCC-N\*\*)

28 TERMINAL SHOWN

LEADLESS CERAMIC CHIP CARRIER



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004

4040140/D 01/11

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

E. Reference JEDEC MS-012 variation AC.

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-4/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html](http://www.ti.com/legal/termsofsale.html)) or other applicable terms available either on [ti.com](http://ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2019, Texas Instruments Incorporated